# **STACK-UP STRATEGY** PART 1: COST ADDERS







# Selecting a Sound PCB Stack-Up Strategy: Cost Adders

A fter your parts are placed and test strategy defined, if you find yourself worried there isn't enough room left over to route traces and create power paths, there is no need to panic. This is a very common condition caused by today's dense packaging. Your design requirements have transitioned into a need for multi-layer PCB design technology, and it is time for some vertical thinking; where you must consider some important Z-axis strategy for routing and power planes.

The term *topology* in the context of a PCB layer refers to geometric properties—copper shapes, clear areas—left over for routing or flooding with more copper. After placement of the components, which may have taken up one or both outer sides of the layout, a designer can more clearly see the remaining space for routing. With some experience and a keen eye to see enough remaining room between part footprints, a designer will be able to begin thinking about whether the connections will be able to be reasonably routed on the two outer layers. Quite often, advanced designers will set up and utilize the software's auto-routing capability to run a feasibility check for routing, the PCB will most likely become a two-layer board (IPC class 2) design.

However, if the component footprints occupy most of the area defined by the outline, the layout is most likely too dense to complete the routing on the outer layers. At this point, a multi-layer design configuration must be considered to provide additional layers of copper to complete the routing.

## From Two to More

The term *stack-up* refers to the composition and layering order of the materials used in PCB lamination. The stack-up is usually documented on the fabrication drawing as a diagram, providing the manufacturer with a quick view of the PCB construction. It can then be easily compared to the print, etch, and electrical performance requirements.

| (maxim            |                | Types 10         | Thickness 10 | -        | galat o   | Endedded >>      | 50                      | to bringing           |                     |        |
|-------------------|----------------|------------------|--------------|----------|-----------|------------------|-------------------------|-----------------------|---------------------|--------|
| f Rate            | Law            | Laper Function   | -            | Leyer D  | Material  | Emberated Status | Conductivity<br>minutum | Detectris<br>Constant |                     | AF .   |
|                   |                |                  |              |          |           |                  |                         | -                     |                     | 2      |
| 1.000             | Contractor of  | Venterin         | 1.000        |          | Variation | No. on Longing   | 1000                    |                       |                     | 0      |
|                   | Debilitie      | Detection        | 4.800        |          | 24        |                  | 10                      | 45                    |                     |        |
| 2 NUMER PLANE     | Pare           | Plane            | 44644        |          | Kapper    | Not embedded     | 10000                   | 4.5                   |                     |        |
|                   | Detectric      | Detectra         | 6302         |          | 144       |                  |                         | 4.5                   | Curfago             |        |
| a sorrow          | Conductor      | Contactor        | 4.014a6      |          | Capper    | Notembeddied     | 12100                   | 45                    | Jullace             |        |
|                   | Burlaus        |                  |              |          |           |                  |                         |                       |                     | 25     |
|                   |                |                  |              |          |           |                  |                         |                       | 1 TOP Conductor     | I II I |
|                   |                |                  |              |          |           |                  |                         |                       | Dielectric          |        |
|                   |                |                  |              |          |           |                  |                         |                       | DIGIGGERIC          |        |
|                   |                |                  |              |          |           |                  |                         |                       | 2 POWER PLANE Plane |        |
|                   |                |                  |              |          |           |                  |                         |                       | D1-1-1-1-           |        |
|                   |                |                  |              |          |           |                  |                         |                       | Dielectric          |        |
|                   |                |                  |              |          |           |                  |                         |                       | BOTTOM Conductor    |        |
|                   |                |                  |              |          |           |                  |                         |                       | 5 DOTTON CONGRECEDE |        |
|                   |                |                  |              |          |           |                  |                         |                       | 0                   |        |
|                   |                |                  |              |          |           |                  |                         |                       | Surface             |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |
| bfs Lock Ember    | the learn arts | instant and some | manine Barl  | and made | data in   |                  |                         |                       |                     |        |
| had midson        |                |                  |              |          |           |                  |                         |                       |                     |        |
| Total Bridgeress. |                |                  |              |          |           |                  |                         |                       |                     |        |
| Inter 1           | -              | in and           |              |          |           |                  |                         |                       |                     |        |
| Contrators 3      |                |                  |              |          |           |                  |                         |                       |                     |        |
| Error I           |                |                  |              |          |           |                  |                         |                       |                     |        |
| Mark A            |                |                  |              |          |           |                  |                         |                       |                     |        |
|                   |                |                  |              |          |           |                  |                         |                       |                     |        |

Selecting a sound PCB stack-up strategy is important because the etched and plated layers' positioning and lamination from top-to- bottom will not only affect the PCB's electrical performance, but its mechanical performance as well.

Clock speed, edge rates, rise and fall times, and prevention of unwanted electromagnetic interference (EMI) are all considerations a PCB design engineer will have to address at some point. These issues are best identified early in the schematic stage. Once these constraints are identified, a designer may use a basic field solver or off-the-shelf impedance calculator to determine trace widths and spacing to meet the design for impedance requirements.

At the start of the layout, the designer should do a feasibility check with the supplier to select trace widths for impedance-controlled lines; be sure to validate the values in the stack-up. Designers should use care when adding information to the stack-up detail regarding three of the four variables mentioned above. Finished copper thickness is a very important consideration regarding the various conductors' current-carrying capacity. However, the values of trace width, distance from reference plane, dielectric constant of the material (Er), and material sources should be allowed to be adjusted by the supplier.

Using the stack-up detail to 'document' the recipe for a successfully performing PCB prototype sets up a design for procurement challenge. This is because materials used by local prototype shops are often not readily available off-shore.



When considering a stack-up configuration, a designer should be aware of the cost associated with the manipulation of the stack-up parameters to make the best decisions regarding routing density and power distribution. Note that a project manager, along with the team of stakeholders, has already set many of the design and manufacturing goals for the PCB, which are translated into the term, *constraints*, by the time the project has moved to the layout phase.

As the PCB moves to layout, two classic, diametrically opposed constraints need to be sorted out by the designer: design constraints vs. cost constraints. Design constraints define the performance of the electrical attributes of the PCB and usually are associated with increasing quality of materials and layer count. However, cost constraints define the profitability of the PCB. From the project stakeholder's overall viewpoint, without intelligent adjustment and compromise to effectively meet both constraints, there is no product.

## PCB Stack-Up Cost Adders

#### Copper Thickness

The story of how copper foil thickness came to be referred to in ounces is an interesting one. In short, the reference to copper thickness was derived by how much one square foot weighed when sold to tinkers and workers in the roofing industry. For a PCB design engineer, the weight of copper is of far less concern than the actual thickness. However, with many in the electronics industry still referencing copper thickness in terms of weight, it is good to know how to convert. Memorizing the thickness of one-ounce copper can help.

#### 1oz Copper Thickness = 0.0014 Inches = 35.56 Microns ( $\mu$ m)

A sweet spot for copper pricing and availability is half-ounce (1oz divided by  $2 = 0.0007 = 17.78 \ \mu m$ ). Thinner-base copper allows for finer-pitch traces and more routes per layer. Thicker allows for higher current-carrying capacity at reduced trace widths. In general, it is easy to understand copper is sold by weight and therefore half-ounce copper should cost approximately half as much as one-ounce copper. This is mostly true, however, the issue to be aware of here is availability. The two most commonly stocked copper thicknesses in production shops are half-ounce and one-ounce. Designers must be aware deriving a cost factor for four-ounce copper by simply multiplying by 4X is missing an availability factor—production suppliers may have to special order copper outside of the standard thickness ranges. This could add lead time to a project costing much more than the copper itself in missed time-to-market and lost sales.

#### Adding Layers

Beginning with a single-layer design as a basis, most are surprised to find a single-layer and two-layer PCB cost approximately the same for materials and processing. This is because the cost-adder of lamination does not need to be included.

If it is determined the outer PCB surfaces will run out of space for routing, a decision to switch to a multi-layer design stack-up must be made. As a rule, layer pairs (two additional sheets of copper foil) are added. Perhaps one layer to serve as a ground plane and another layer to serve as a power plane. The average cost of adding a layer pair to create a four-layer PCB from a two-layer PCB is commonly estimated at double the price or a 100% cost adder. Therefore a \$2, two-layer PCB will cost an estimated \$4 if the design stack-up changes to four layers. The estimated cost of adding another layer pair to the design, increasing the layer count to six-layer, will increase the cost by another 50%.

This rule of thumb can work as an estimation tool for adding additional layer pairs to a point, but when increased accuracy in targeting cost estimates for higher count multi-layer designs is required, it is best to obtain a quote from the PCB supplier who will be doing the work.

## Selecting a Sound PCB Stack-Up Strategy: Cost Adders

#### Shrinking Traces

To keep stack-up layer count low, shrinking etched copper geometry is an option. However, shrinking lines beyond the supplier's sweet spot can lead to cost-adders. To keep cost-adders low, it is important for designers to leave as much space as possible between densely routed traces for the supplier's print and etch processing. When the trace widths and spacing fall below the supplier's sweet spot, say .005 width with .006 spacing, the supplier may have to impose a 10% or more cost-adder to allow for extra material required to cover any scrapped PCBs. Again, if increased accuracy of cost estimates is required, contact the supplier.

#### Glass/Epoxy Material Types

One of the most common laminate material types used in the PCB industry is woven glass/epoxy, often referred to as "FR4." This material is supplied in many variable compositions and is available in many thicknesses with the most common supplied at .062 [1.57mm] thick. IPC-4101 Specification for Base Materials for Rigid and Multilayer Printed Boards is a good starting place for becoming familiar with FR4 laminates. There are many variables which can add cost, but the most common adder is for material with higher processing temperature ratings above 130° C.

A temp rating of 130°C attributed to the least expensive material may work well for a single-sided PCB design which will experience limited heat cycles or "thermal excursions" during processing. However, a multi-layer PCB with surface mount and thru-hole components on both sides will be subjected to multiple thermal excursions during processing. To keep the material from exceeding the material's glass transition temperature (Tg), causing possible thru-hole barrel cracking and delamination, special additives are used to increase the material's resistance to the effects of heat. Cost and availability for PCB laminates fluctuate greatly throughout the year. As always, if increased accuracy of cost estimates is required, contact the supplier.

## Conclusion

As mentioned, selecting a sound PCB stack-up strategy is important because the choices made by the designer can affect not only the PCB's electrical performance, but its mechanical performances as well. In addition, knowing certain "cost adders" related to PCB stack-up will help the designer to make critical decisions while considering appropriate cost vs. performance compromises for the layout. Part two of this article will discuss DFM stack-up considerations, so be sure to look for that in the next issue.

For more, download The Hitchhikers Guide to PCB Design.