# **EDABuilder** Automated Symbol and PCB Footprint Generation

## **EDABuilder Main Benefits**

- Save hours, if not days, creating first-time-correct symbols and footprints
- Extract complex tables over multiple PDF pages in minutes

Main

- Automatically build PCB Footprint/Land Patterns to IPC-7351 standards
- Remove repetitive manual entry processes
- Quickly format and prepare data with purpose built spreadsheets
- Efficiently manage high pin count devices
- Eliminate library part errors with comprehensive checking and verification tools
- Easily define corporate standards and templates to ensure consistency
- Promote ECAD/MCAD collaboration with automated 3D model development

EDABuilder<sup>™</sup> contains the most advanced PDF datasheet extraction, schematic symbol automation, and PCB footprint/land pattern automation to eliminate manual processes and create component libraries in a fraction of the time.

| read Sheet PDF Extraction Scratch Sheet BGA Spread Sheet Symbol Pattoner |              |            |              |                 |      |       |       | Zoom     | St Pin   | Done       | C Undo         | E Export    |         |        |
|--------------------------------------------------------------------------|--------------|------------|--------------|-----------------|------|-------|-------|----------|----------|------------|----------------|-------------|---------|--------|
| e te Fil                                                                 | e 📝 Editor 🕻 | 00 =       | 25 25 W      | 0 h H           |      |       |       |          |          |            |                |             |         |        |
|                                                                          | _            |            |              |                 | ны   | 18 II | Prop. | Width 20 | H 51     | Editor     |                |             |         |        |
| Bank                                                                     | VREFB        | Pin Name / | Optional     | Configuration   | 11   |       |       |          | _        |            |                |             | /       |        |
| Numl                                                                     | ber Group    | Function   | Function(s)  | Function        |      |       |       |          |          |            |                |             |         |        |
|                                                                          |              |            |              |                 |      |       |       |          |          |            |                |             |         |        |
| 81                                                                       | MREFB1N0     | VCCD_PLL3  |              |                 | I    |       |       |          |          |            |                | U           | ?       |        |
| 81                                                                       | WREF81N0     | GNDA3      |              |                 | 1 11 |       |       | 62       |          |            |                |             | - PS    |        |
| 81                                                                       | MREF81N0     | VCCA3      |              |                 | 1 11 |       |       | 61       | S CTK0\  | DIFFCUK_00 |                | GNDA        | E1      |        |
| 81                                                                       | MREF81N0     | 10         | DIFFIO_L1p   |                 |      |       |       | K2       | K then   | DIFFCUK_0n | 10/            | DIFFIO_LIO  | E2      |        |
| 81                                                                       | MREF81N0     | 10         | DIFFIO_L1n   |                 |      |       |       | 13       | LACE .   |            | 107            | DIFFIO L12  |         |        |
| 81                                                                       | MREF81N0     | VCCINT     |              |                 |      |       |       | K5       | INCONFLO | 3          | 10/            | DIFFIO L12  | 12      |        |
| 81                                                                       | MREF81N0     | GND        | <u> </u>     |                 |      |       |       | 12       | INSTATU  | s          | 10/            | DIFFIO_L14r | HB      |        |
| 81                                                                       | MREF81N0     | 10         |              |                 | 1    |       |       | 15       | - TOK    |            | 10/            | DIFFIO_L14  | 15      |        |
| 81                                                                       | MREF81N0     | 10         | DIFFIO_L2p   |                 | 1    |       |       | 4        | TDI      |            | 10/            | DIFFIO_L18/ | 1 63    |        |
| 81                                                                       | MREFB1N0     | 10         | DIFFIO_L2n   |                 | 1    |       |       | LL       | 100      |            | 10             | VDIFFIO_L1  | 1 G4    |        |
| 81                                                                       | VREF81N0     | 0          | VREF81N0     |                 | 1    |       |       | 66       | VCCAN    |            | 107            | DIFFIO 1204 | R8      |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L3p   |                 | 1    |       |       | 10       | VCCD P   | 113        | 10/            | DIFFIO L20s |         |        |
| 81                                                                       | VREFB1N0     | 10         | DIFFIO_L3n   |                 | 1    |       |       | 12       | CLK2/    | DIFFCUK 10 | 10/            | DIFFIO L21  | i Hi    |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L4p   | NRESET          | 1    |       |       |          | CUK3/    | D1FFCUK_1A | 10/            | D1FF10_U21; | H1      |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L4n   |                 | 1    |       |       |          |          |            | 10/            | D1FF10_L23r | H2      |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L5p   |                 |      |       |       |          |          |            | 10/            | D1FF10_L23  | 11      |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L5n   |                 | 1    |       |       |          |          |            | 100            | D1FF10_U24r | 12      |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L6p   |                 | 1    |       |       |          |          |            | 10             | VOIFFIO L2r |         |        |
| 81                                                                       | VREF81N0     | VCCIO1     |              |                 | 1    |       |       |          |          |            | 10             | VDIFFIO_L2  | 1 1 1 1 |        |
| 81                                                                       | VREF81N0     | 10         | DIFFIO_L6n   |                 | 1    | 12    |       |          | -        |            |                |             |         |        |
| 81                                                                       | MREF81N0     | GND        |              |                 |      |       | Parts | Info     | No Pin   | Export     | H 10           | 10.00       | 0       | ih 📕 🖾 |
|                                                                          |              |            |              |                 |      |       |       |          | 0        | Co open    | - W -          | 10 10       | -       |        |
| 81                                                                       | MREFB1N1     | 10         | DIFFIO_L7p   |                 |      |       | 2     |          |          |            |                |             |         |        |
| 1 181                                                                    | MREF81N1     | VCCINT     |              |                 |      |       | 111   |          |          |            |                |             |         |        |
|                                                                          | MREFB1N1     | io<br>o    | DIFFIO_L7n   |                 |      |       | 111   |          | -        |            | April 11, 2005 |             | 100     |        |
| 1 1 1                                                                    | VREF81N1     | GND        |              |                 |      |       | D     |          |          |            |                |             | 20      |        |
| 01                                                                       | VREFB1N1     | 0          | DIFFIO_Lilip |                 |      |       |       |          |          | *******    | 000000         | 0000000     |         |        |
| 01                                                                       | VREFB1N1     | 0          | DIFFIO_L8n   | DATA1, ASDO     |      |       | -94   |          |          |            |                | 6000000     |         |        |
| 101                                                                      | MREFB1N1     | 0          | VREFB1N1     |                 |      |       |       |          | i i i    | 0 0000     | 000000         |             |         |        |
| 81                                                                       | MREFB1N1     | 0          | D#FFIO_L9p   |                 | 4    |       |       |          | 1 3      | 00000000   | 0000000        | 00000000    |         |        |
| 81                                                                       | VREFB1N1     | 0          | DIFFIO_L9n   |                 | 4 11 |       | 05    |          | 2        | 00000000   | 00 000         | 00000000    |         |        |
| 81                                                                       | MREFB1N1     | 0          | DIFFIO_L10p  | FLASH_nCE, nCSO | 4 11 |       |       |          |          |            |                |             | 8       |        |
| 81                                                                       | MREFB1N1     | 0          | DIFFIO_L10n  |                 |      |       |       |          | 8        | 000000     | 0000000        | 0000000     |         |        |

EDABuilder allows for easy extraction of PDF datasheets including diagrams. Data can be quickly organized to create schematic symbols.

Symbols and footprints are the building blocks of PCB design. For many designers, building these device models means a significant time investment due to error prone repetitive manual entry. Manual processes are becoming unfeasible and impractical now that some individual components can contain 2,000 pins or more. To solve this problem EMA offers EDABuilder, a highly automated tool for component library population.

### **Accelerate your Workflow**

EDABuilder reduces symbol and footprint creation processes, that previously required hours or days, to minutes. Purpose built tools provide a single environment for extracting PDF data, managing and formatting pins, generating symbols, creating footprints, and validating outputs. Automation is applied throughout the library creation process and the result is a dramatically accelerated workflow that delivers consistent, repeatable results.

#### **Correct by Construction**

EDABuilder ensures your libraries are built correctly the first time by automating error prone tasks and providing a complete set of error checking and reporting utilities. Eliminating manual processes significantly increases accuracy by reducing human error. Integration between symbol and footprint tools allows for checks to ensure that the symbol and footprint match. Errors or inconsistencies are immediately identified, saving time and reducing costly rework. Templates can be created and applied to the library creation process, making it easy to ensure all symbols and footprints developed adhere to common standards.

#### **Symbol Creation**

The Symbol generation capabilities of EDABuilder allow users to extract datasheet specifications, format and check the data, and export to their schematic tool. Symbol creation time savings begins with advanced datasheet extraction.

# **EDABuilder** Automated Symbol and PCB Footprint Generation

# **EDABuilder Key Features**

- Unique PDF extraction technology for capturing and converting data quickly and efficiently
- Import BGA maps, SOIC diagrams, and other data formats directly from the PDF
- Automatically assign pins to symbols or interactively drag and drop pins to desired locations
- Create Unique Pin Names Tool eliminates duplicate pin names
- Intelligently fracture large symbols by user-defined characteristics
- Calculator driven footprint/land pattern generation
- Choose from rectangular, oblong, D-shape, and custom pad shapes, with editing to handle unique package specifications
- Intuitive GUI displays pads, leads, dimensioning, and more
- Cross-probe between the symbol and footprint

# For More Information

For sales and pricing information contact EMA Design Automation, a Cadence Channel Partner.

EMA Design Automation, Inc. 225 Tech Park Drive Rochester, New York 14623

| Phone:     | 585.334.6001     |
|------------|------------------|
| Toll Free: | 877.362.3321     |
| Fax:       | 585.334.6693     |
| eMail:     | info@ema-eda.com |
| Web:       | www.ema-eda.com  |

©2018 EMA Design Automation, Inc. All rights reserved in the U.S. and other countries. EMA Design Automation, the EMA logo, and EDABuilder are trademarks of EMA Design Automation Inc. CircuitSpace is a registered trademark of EMA Design Automation, Inc. Cadence, OrCAD, and Allegro are registered trademarks of Cadence Design Systems, Inc. All other marks are the property of their respective owners. EDABuilder provides designers with the capabilities required to quickly create part information for PCB schematics and layouts. It virtually eliminates errors caused by manual processes, improving design and reducing rework.



The tool transforms a historically difficult, repetitive, and error prone task into an automated process that quickly converts PDF data into a useable format. It also imports BGA maps, SOIC diagrams, QFP packages, and other visual data; a useful capability that is not available in most extraction tools.

Symbol formatting and checking is efficiently managed with tools for quickly inputting column assignments, removing unwanted data, and defining partitions. Users are no longer required to partition the symbol set prior to the building of the symbols. Designers can make assignments of pins to interface groups, and assign pins at a higher level of abstraction. Also, reports can then be run to check accuracy and completeness before generating the symbol for your host CAD tool.

## **Footprint Creation**

PCB Footprint generation within EDABuilder allows users to input dimensions directly from the datasheet. Utilizing the information provided by the manufacturer, without needing to perform calculations or estimations, increases efficiency and accuracy. These footprints can use the IPC-7351 specification or custom user settings. A comprehensive list of component packages is available, including BGA, CHIP, CHIPARRAY, DIP, LCC, LGA, PLCC, QFN, QFP, SOJ, and SOP. EDABuilder provides the ultimate placement control and editing of pads. Designers can select from D-shape, oblong, rectangular, or custom pad shapes, including rounding and chamfering specifications. Padstacks are user configurable and can be assigned to unique locations, including specific corner pads or row and column locations. Users operate from a comprehensive GUI that allows them to see pad shape and placement, leads, dimensions, and more. This helps users see the exact effects of changing parameters.

## **3D Model Generation**

Ensuring proper fit and clearance is an important part of the design process. However, acquiring realistic 3D models to perform accurate fit analysis can be a significant challenge. EDABuilder solves this problem with its 3D model generator. The dynamically generated 3D models are based on the exact dimensions of your footprints allowing for fast and accurate 3D analysis in either the ECAD or MCAD design environments.

## **Learn More**

For additional information about EDABuilder please visit www.ema-eda.com/edabuilder. To request a trial version of the software please contact info@ema-eda.com.

